```
PLAZA, ELMO L.
                                                               BSCpE 3-A
22. VHDL CODE FOR D FLIP-FLOP (STRUCTURAL):
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity dff1 is
  Port (
    d, clk, pr, clr: in STD_LOGIC;
    q, qn
               : inout STD_LOGIC
  );
end dff1;
architecture struct of dff1 is
  -- Components: entity and architecture must be declared separately
  component clkdiv is
    port(clk : in std_logic; clk_d : out std_logic);
  end component;
  component nand1 is
    port(a, b, c : in std_logic; d : out std_logic);
  end component;
  component nand12 is
    port(x, y : in std_logic; z : out std_logic);
  end component;
```

```
component nand13 is
    port(e : in std_logic; f : out std_logic);
  end component;
  -- Internal signals
  signal s1, s2, s3, s4, s5, s6, s7, s8, s9 : std_logic;
begin
  u10: clkdiv port map(clk, s7);
  u1: nand1 port map(d, s7, qn, s1);
  u2: nand1 port map(s9, s7, q, s2);
  u3: nand1 port map(pr, s1, s4, s3);
  u4: nand1 port map(s2, clr, s3, s4);
  u5: nand12 port map(s3, s8, s5);
  u6: nand12 port map(s8, s4, s6);
  u7: nand12 port map(s5, qn, q);
  u8: nand12 port map(s6, q, qn);
  u9: nand13 port map(s7, s8);
  u11: nand13 port map(d, s9);
end struct;
```

